Bonfring International Journal of Research in Communication Engineering
Online ISSN: 2277-5080 | Print ISSN: 2250-110X | Frequency: 4 Issues/Year
Impact Factor: 0.528 | International Scientific Indexing(ISI) calculate based on International Citation Report(ICR)
Digital Implementation of Efficient Low-Power and Compact Codec System for Portable Devices Using CADENCE Tool
Yedu Kondalu Udara, Preeti S. Bellerimath, Gopalkrishna G. Mane and Dr.S.S. Kerur
Abstract:
Power, area, timing these three characteristics are very important in the design of low power VLSI systems, especially in the multimedia applications and portable devices like hearing aids, mobiles, personal digital assistants are running with battery. In the early complex designs, to achieve power and area a conventional codec design has become a major problem in the portable device which consumes more amount power and larger area. One of the mode to take this power and area problem in the portable applications is to design very optimized low power, area, a novel CODEC Design implemented using the bus Berger inverter codec specially for running with battery based portable devices. This paper suggests a CODEC system of the Berger-invert codes and a new system of encoding/decoding circuitry (a codec). Physical layout execution results prove that the new optimization design reduces the codec area and power consumption respectively by up to 15% and 33% for different bus widths.. Simulations and synthesis are carried out from different tools to select the vital design factors are presented. Accordingly, to measure critical specifications of the CODEC circuit, Two variations of digital coding, encoding & decoding circuit with many transistors are fabricated. The measurement results bring out the different low power and area possibilities as well as the developed a sophisticated digital Verilog description language for encoding decoding advanced design for the object applications. The useable SOC Encounter tools offer optimized physical layout design fabricated with 65nm and 45nm technology with comparsion for CODEC with limited power, area and timing which will useful for the portable devices.
Keywords: CODEC, Berger Invert Code, SOC Encounter Tool, Synthesis, Digital Physical Layout.
Volume: 6 | Issue: Special Issue on Recent Advancements in Electronics and Communication Engineering|Editors:Dr.G.A. Bidkar,Dr.C. Vijaya and Dr.S.B. Kulkarni
Pages: 103-107
Issue Date: November , 2016
DOI: 10.9756/BIJRCE.8212
|